

## SANYO Semiconductors

# **APPLICATION NOTE**

An ON Semiconductor Company

# LV8760T/LV8761V

Bi-CMOS LSI

# Forward/Reverse H-bridge Driver

#### Overview

The LV8760T /LV8761V are an H-bridge driver that can control four operation modes (forward, reverse, brake, and standby) of a motor. The low on-resistance, zero standby current, highly efficient IC is optimal for use in driving brushed DC motors for office equipment.

#### **Features**

- Forward/reverse H-bridge motor driver: 1 channel
- Built-in current limiter circuit
- Built-in thermal protection circuit
- Built-in short-circuit protection function
- Unusual condition warning output pin (LV8761V only)
- Short-circuit protection circuit selectable from latch-type or auto reset-type (LV8761V only)

## **Typical Applications**

- MFP (Multi Function Printer)
- PPC (Plain Paper Copier)
- LBP (Laser Beam Printer)
- Photo Printer
- Scanner
- Industrial
- Cash Machine
- Entertainment



## **Package Dimensions**

Unit: mm (typ)

3279



## 3361



## **Mounting Pad Sketch**



|                  |          | (Unit:mm) |
|------------------|----------|-----------|
| Reference symbol | TSSOP20J | SSOP36J   |
|                  | (225mil) | (275mil)  |
| еE               | 5.80     | 7.00      |
| е                | 0.65     | 0.8       |
| b3               | 0.32     | 0.42      |
| I1               | 1.00     | 1.00      |
| X                | (4.3)    | (4.0      |
| Y                | (2.8)    | (3.5)     |

Caution: The package dimension is a reference value, which is not a guaranteed value.

## **Block Diagram**



## LV8760T/LV8761V

## **Selection Guide**

| Part Number | Short-circuit protection                   | Package                                |
|-------------|--------------------------------------------|----------------------------------------|
| LV8760T     | Latch-type                                 | TSSOP20J (225mil) with Exposed Die-Pad |
| LV8761V     | Latch-type/Auto reset-type, Warning output | SSOP36J (275mil) with Exposed Die-Pad  |

## **Specifications**

**Absolute Maximum Ratings** at Ta = 25°C

| Parameter                   | Symbol              | Conditions         | Ratings                      | Unit |
|-----------------------------|---------------------|--------------------|------------------------------|------|
| Supply voltage              | VM max              |                    | 38                           | V    |
|                             | V <sub>CC</sub> max |                    | 6                            | V    |
| Output peak current         | I <sub>O</sub> peak | tw ≤ 20ms, duty 5% | 4                            | Α    |
| Output continuous current   | I <sub>O</sub> max  |                    | 3                            | Α    |
| Logic input voltage         | VIN                 |                    | -0.3 to V <sub>CC</sub> +0.3 | V    |
| Allowable power dissipation | Pd max              | LV8760T *          | 3.3                          | W    |
|                             |                     | LV8761V *          | 3.15                         | W    |
| Operating temperature       | Topr                |                    | -20 to +85                   | °C   |
| Storage temperature         | Tstg                |                    | -55 to +150                  | °C   |

<sup>\*</sup> Specified circuit board: 90mm×90mm×1.6mm, glass epoxy 2-layer board (2S0P), with backside mounting.

Allowable Operating Ratings at Ta = 25°C

| Parameter            | Symbol   | Conditions | Ratings                   | Unit |
|----------------------|----------|------------|---------------------------|------|
| Supply voltage range | VM       |            | 9 to 35                   | V    |
|                      | VCC      |            | 3 to 5.5                  | V    |
| VREF input voltage   | VREF     |            | 0 to V <sub>CC</sub> -1.8 | V    |
| Logic input voltage  | $V_{IN}$ |            | 0 to V <sub>CC</sub>      | V    |

## Electrical Characteristics at Ta = 25°C, VM = 24V, VCC = 5V, VREF = 1.5V

| 6 .                                        | 0 1 1               | 0 111                                          |      | Ratings |      |      |  |
|--------------------------------------------|---------------------|------------------------------------------------|------|---------|------|------|--|
| Parameter                                  | Symbol Conditions   |                                                | min  | typ     | max  | Unit |  |
| General                                    |                     |                                                | •    |         |      |      |  |
| Standby mode current drain 1               | IMst                | PS = "L"                                       |      |         | 1    | μΑ   |  |
| Standby mode current drain 2               | I <sub>CC</sub> st  | PS = "L"                                       |      |         | 1    | μА   |  |
| Operating mode current drain 1             | IM                  | PS = "H", IN1 = "H", with no load              |      | 1       | 1.3  | mA   |  |
| Operating mode current drain 2             | <sup>I</sup> cc     | PS = "H", IN1 = "H", with no load              |      | 3       | 4    | mA   |  |
| VREG output voltage                        | VREG                | I <sub>O</sub> = -1mA                          | 4.75 | 5       | 5.25 | V    |  |
| V <sub>CC</sub> low-voltage cutoff voltage | VthV <sub>CC</sub>  |                                                | 2.5  | 2.7     | 2.9  | V    |  |
| Low-voltage hysteresis voltage             | VthHIS              |                                                | 120  | 150     | 180  | mV   |  |
| Thermal shutdown temperature               | TSD                 | Design guarantee *                             | 155  | 170     | 185  | °C   |  |
| Thermal hysteresis width ΔTSI              |                     | Design guarantee *                             |      | 40      |      | °C   |  |
| Output block                               |                     |                                                |      |         |      |      |  |
| Output on resistance                       | Ron1                | I <sub>O</sub> = 3A, sink side                 |      | 0.2     | 0.25 | Ω    |  |
|                                            | Ron2                | I <sub>O</sub> = -3A, source side              |      | 0.32    | 0.40 | Ω    |  |
| Output leakage current                     | l <sub>O</sub> leak | V <sub>O</sub> = 35V                           |      |         | 50   | μΑ   |  |
| Rising time                                | tr                  | 10% to 90%                                     |      | 200     | 500  | ns   |  |
| Falling time                               | tf                  | 90% to 10%                                     |      | 200     | 500  | ns   |  |
| Input output delay time                    | tpLH                | IN1 or IN2 to OUTA or OUTB $(L \rightarrow H)$ |      | 550     | 700  | ns   |  |
|                                            | tpHL                | IN1 or IN2 to OUTA or OUTB $(H \rightarrow L)$ |      | 550     | 700  | ns   |  |
| Charge pump block                          |                     |                                                |      |         |      |      |  |
| Step-up voltage                            | VGH                 | VM = 24V                                       | 28.0 | 28.7    | 29.8 | V    |  |
| Rising time                                | tONG                | VG = 0.1μF                                     |      | 250     | 500  | μS   |  |
| Oscillation frequency                      | Fcp                 |                                                | 115  | 140     | 165  | kHz  |  |

Continued on next page.

## LV8760T/LV8761V

Continued from preceding page

| Dorometer                                                            | Cymphal                             | Conditions                                     |       | Ratings |       |      |  |
|----------------------------------------------------------------------|-------------------------------------|------------------------------------------------|-------|---------|-------|------|--|
| Parameter                                                            | Symbol Conditions                   |                                                | min   | typ     | max   | Unit |  |
| Control system input block                                           |                                     |                                                |       |         |       |      |  |
| Logic pin input current 1                                            | I <sub>IN</sub> L                   | V <sub>IN</sub> = 0.8V adaptive pin : PS       | 5.6   | 8       | 10.4  | μΑ   |  |
|                                                                      | I <sub>IN</sub> H                   | V <sub>IN</sub> = 5V adaptive pin : PS         | 56    | 80      | 104   | μА   |  |
| Logic pin input current 2                                            | I <sub>IN</sub> L                   | V <sub>IN</sub> = 0.8V adaptive pin : IN1, IN2 | 5.6   | 8       | 10.4  | μА   |  |
|                                                                      | I <sub>IN</sub> H                   | V <sub>IN</sub> = 5V adaptive pin : IN1, IN2   | 35    | 50      | 65    | μА   |  |
| Logic pin input H-level voltage V <sub>IN</sub> H adaptive pin : PS, |                                     | adaptive pin : PS, IN1, IN2                    | 2.0   |         |       | V    |  |
| Logic pin input L-level voltage V <sub>IN</sub> L                    |                                     | adaptive pin : PS, IN1, IN2                    |       |         | 0.8   | V    |  |
| Current limiter block                                                |                                     |                                                |       |         |       |      |  |
| VREF input current                                                   | IREF                                |                                                | -0.5  |         |       | μА   |  |
| Current limit comparator threshold voltage                           | Vthlim                              | VREF = 1.5V                                    | 0.285 | 0.3     | 0.315 | V    |  |
| Short-circuit protection block                                       | Short-circuit protection block      |                                                |       |         |       |      |  |
| SCP pin charge current                                               | Iscp                                | SCP = 0V                                       | 3.5   | 5       | 6.5   | μА   |  |
| Comparator threshold voltage                                         | Comparator threshold voltage Vthscp |                                                | 0.8   | 1       | 1.2   | V    |  |
| EMO output saturation voltage (LV8761V only)                         | Vemo                                | Ιο = 500μΑ                                     |       | 0.3     | 0.4   | V    |  |

 $<sup>\</sup>ensuremath{^{\star}}$  Design guarantee value and no measurement is made.































## **Pin Functions**

|                | IICLIOI        |                   |                                                                                                                           |                                                  |
|----------------|----------------|-------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|
| Pin<br>LV8760T | No.<br>LV8761V | Pin<br>Name       | Pin Function                                                                                                              | Equivalent Circuit                               |
| 16<br>17<br>—  | 29<br>30<br>36 | IN1<br>IN2<br>EMM | Output control signal input pin 1. Output control signal input pin 2 Short-circuit protection circuit mode switching pin. | VCC 0<br>10kΩ<br>3100kΩ                          |
| 10             | 17             | PS                | Power save signal input pin.                                                                                              | $V_{CC}$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ |
| 18             | 34             | VREF              | Reference voltage input pin for output current limit setting.                                                             | VCC 0  500Ω  GND 0                               |
| 19             | 35             | SCP               | Short-circuit protection circuit, detection time setting capacitor connection pin.                                        | VCC 0 50000 GND 0                                |
| 20             | 1              | VCC               | Power supply connection pin for control block.                                                                            |                                                  |
|                |                |                   | 1                                                                                                                         | <u> </u>                                         |

Continued on next page.

## LV8760T/LV8761V

|                      | ontinued from preceding page. |                           |                                                                                                             |                               |  |  |  |
|----------------------|-------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------|--|--|--|
| Pin                  |                               | Pin Pin Function          |                                                                                                             | Equivalent Circuit            |  |  |  |
| LV8760T              | LV8761V                       | Name                      |                                                                                                             |                               |  |  |  |
| 6, 7<br>8, 9<br>4, 5 | 10,11<br>12,13<br>8,9<br>6,7  | VM<br>OUTA<br>RNF<br>OUTB | Motor power-supply connection pin. OUTA output pin. Current sense resistor connection pin. OUTB output pin. | REG5 O                        |  |  |  |
| 1                    | 2                             | PGND                      | Power ground.                                                                                               | OUTA OUTB  SOO Ω  PGND RNF    |  |  |  |
| 14<br>13             | 26<br>25                      | CP1                       | Charge pump capacitor connection pin. Charge pump capacitor connection                                      | CP1 VM CP2 VG                 |  |  |  |
| 12                   | 21                            | VG                        | pin. Charge pump capacitor connection                                                                       |                               |  |  |  |
|                      |                               |                           | pin.                                                                                                        | REG5 Ο (100 Ω) (GND Ο (100 Ω) |  |  |  |
| 15                   | 27                            | REG5                      | Internal reference voltage output pin.                                                                      | VM Φ  2kΩ  25kΩ  25kΩ         |  |  |  |
| _                    | 19                            | EMOT                      | Unusual condition warning output pin.                                                                       | V <sub>CC</sub> ○             |  |  |  |
|                      |                               |                           |                                                                                                             | 500Ω<br>GND ○                 |  |  |  |
|                      |                               |                           |                                                                                                             | GIND U                        |  |  |  |
| 11                   | 18,23                         | GND                       | Ground.                                                                                                     |                               |  |  |  |

## **DC Motor Driver Operation**

#### 1. The recommended order of power supply

It is recommendable that the power supplies are turned on in the following order.

VCC power supply order → VM power supply order → PS pin = High→IN1/IN2 pin control

It becomes the above-mentioned opposite for power supply OFF.

VCC is the controller power supply and VM is the motor power supply. Output FET is controllable safely by powering VCC first to define the state of output FET before powering VM.

If VM is powered first before VCC, output FET cannot be controlled and the operation becomes unstable. However, the above-mentioned order is presented only as a recommendation, and noncompliance is not going to be the cause of over-current or IC destruction.

Also, there are some other cautions to be addressed for the order of power supply.

- (1) When VM = 0V and VCC is powered and PS = IN1 (or IN2) = H, even if the control signal is applied to drive output FET, since the output pin is 0V, the short protector circuit detects error state and the output is latched-off. Therefore, make sure to power VCC/VM first and turn on control input (PS, IN1, IN2), then turn on the output.
- (2) When the PS pin is set High, the charge pump circuit operates and the VG pin voltage is boosted from the VM voltage to the VM + REG5 voltage.

The charge pump output (VG) is used to drive gate of the upper FET. If the output is turned on while VG is not sufficiently boosted, the performance of the upper FET decrease, which lowers output voltage. As a result, short protector circuit may operate. Hence, make sure to secure a wait time equivalent to "tONG" or longer after PS turns High.

The output latch-off caused by over current can be cancelled by applying PS signal or re-powering VCC.



Figure 16. The turning on recommendation order timing chart

#### 2. Output control logic table

| Control Input |     |     | Ou   | tput | Mada          |
|---------------|-----|-----|------|------|---------------|
| PS            | IN1 | IN2 | OUTA | OUTB | Mode          |
| L             | *   | *   | OFF  | OFF  | Standby       |
| Н             | L   | L   | OFF  | OFF  | Output OFF    |
| Н             | Н   | L   | Н    | L    | CW (Forward)  |
| Н             | L   | Н   | L    | Н    | CCW (Reverse) |
| Н             | Н   | Н   | L    | L    | Brake         |

#### **Output waveform example (No load)**



When changing the motor rotation from Forward mode to Standby mode, IC does not turn off at once. The counterpart FET is turned on first, and then the current is attenuated rapidly. (Synchronous Rectification) Afterwards, when the zero current level is detected, the load current is prevented from being reversed by turning off the synchronous rectifier.

**Synchronous Rectification** 

Synchronous rectifier control reduces power dissipation during PWM operation.

Figure 18. Reverse ↔ Brake switching No load, PS=High, IN2=High Vcc=5V, VM=24V, VREF=1.5V 0.5ms/div IN1 5V/div OUTA 10V/div OUTB 10V/div 0.5µs/div 0.5µs/div <u>LeCroy</u> IN1 5V/div IN1 5V/div OUTA OUTA Low 10V/div Low 10V/div High High Low Low OUTB 10V/div OUTB 10V/div tpHL tpLH Reverse Reverse **Brake Brake**  $\Rightarrow$ 

## Output waveform example (DC motor load)

Figure 19. Forward ↔ Output Off switching DC\_motor load, PS=High, IN2=Low Vcc=VREF=5V, VM=24V, RNF=GND





DC motor starts operation, high current flows. However, as the motor rotation continues, the current is reduced due to the back electromotive force generated in the motor.

Given that the motor supply voltage is Vm, the back electromotive force of the motor is EMF, and the coil resistance is Ra, the motor current is obtained as follows:

Im = (Vm-EMF)/Ra

Figure 20. Forward ↔ Brake switching DC\_motor load, PS=High, IN1=High Vcc=VREF=5V, VM=24V, RNF=GND



You can put a brake on the DC motor by turning on both of the lower FETs of the H-Bridge while the motor is under rotation.

Here, the brake current lbk = EMF/Ra flows against, which is generated from the EMF occurred during motor rotation.

Figure 21. Forward ↔ Reverse switching IN1 and IN2 are input by the reversed phase DC\_motor load, PS=High Vcc=VREF=5V, VM=24V, RNF=GND



When the counterpart FET is turned on while the DC motor is under rotation, rotation changes rapidly because the rotation direction is switched. Since Vm voltage is powered reversely in addition to the EMF, reverse current Irev = (EMF+Vm)/Ra flows against the opposite direction.

Since reverse current Irev is about double the startup current, the current may exceed the ratings depends on applied loads. Hence, it is recommended to set brake mode when you switch the rotational direction of motors.

## 3. PWM (Pulse Width Modulation) control

LV8760T/LV8761V can perform H-Bridge direct PWM control to IN1, and IN2 by inputting PWM signal. The maximum frequency of PWM signal is 200 kHz. However, dead zone is generated when On-Duty is around 0%. Make sure to select optimum PWM frequency according to the target control range.

Figure 22. Input-Output Characteristics of H-Bridge(Reference data)
Forward/Reverse ↔ Brake
Vcc=5V,VM=24V,VREF=1.5V





Measurement connection diagram



### 4. Current Limit control



Figure 23. Current limit control timing chart



Figure 24. Output transistor operation sequence

## **Output FET control function**

IN1 = High, IN2 = Low (Forward)

| CHARGE | BRAKE     |
|--------|-----------|
| ON     | OFF       |
| OFF    | OFF       |
| OFF    | ON        |
| ON     | ON        |
|        | ON<br>OFF |

IN1 = Low, IN2 = High (Reverse)

| , ,                  | <u> </u> |       |
|----------------------|----------|-------|
| Output control input | CHARGE   | BRAKE |
| U1                   | OFF      | OFF   |
| U2                   | ON       | OFF   |
| L1                   | ON       | ON    |
| L2                   | OFF      | ON    |

#### 5. Setting the current limit value

Current limit control is feasible by connecting current sensing resistor between RNF and GND and powering reference voltage to VREF.

The current limit value is determined by the following formula:

 $Ilimit [A] = (VREF [V] /5) /RNF [\Omega])$ 

Given that VREF = 1.5V, RNF =  $0.22\Omega$ , the current limit is obtained as follows:

Ilimit =  $1.5V/5/0.22\Omega = 1.36A$ 

When output current reaches to the current limit setting value, current control is performed by chopping output FET as Figure 24 shows:  $1\rightarrow2\rightarrow3\rightarrow2\rightarrow1\rightarrow\cdots$ .

After the chopping drive, when the mode switches from CHARGE to Brake mode, the upper and the lower FET are turned off to prevent penetration current. The off period is set between 200 and 300nsec. During off period, the current is regenerated through parasitic diode generated between drain and source of the FET because the lower FET (L1 side) is off.

### 6. Setting the Braking time

Braking operation time can be set by connecting a capacitor between SCP and GND pins. The value of the capacitor can be determined by the following formula:

Timer latch-up: Tscp  $\sim C \times Vthscp / Iscp [sec]$ 

Vthscp: Comparator threshold voltage (1V typical)

Iscp: SCP charge current (5μA typical)

When a capacitor with a capacitance of 100pF is connected across the SCP and GND pins, for example, Tscp is calculated as follows:

Tscp =  $100pF \times 1V/5\mu A = 20\mu s$ 

This setting is the same as the following time setting required to turn off the outputs when an output short-circuit occurs as explained in the section entitled "Output Short-circuit Protection Function."

#### 7.Blanking time

If, when exercising PWM current control over the motor current, the mode is switched from decay to charge, the recovery current of the parasitic diode may flow to the current sensing resistance, causing noise to be carried on the current sensing resistance pin, and this may result in false over current detection. To prevent this false detection, a blanking time is provided to prevent the noise occurring during mode switching from being received. During this time, the mode is not switched from charge to decay even if noise is carried on the current sensing resistance pin.

The blanking time,tBLANK (µs),is approximately tBLANK≈2µs



## **Output short-circuit protection function**

The LV8760T/LV8761V incorporates an output short-circuit protection circuit that turns off the output to prevent the IC from fatal damage when the output is short-circuited due to short-to-power or short-to-ground fault.

### 1. Short-circuit state detection operation



### VM-Output pin short

High current flows as follows:

VM power supply→ lower FET→ RNF resistor.

When the voltage of RNF becomes high, the mode switches from Charge to Brake. However since the lower FET is on, comparison is performed to the Vds of the lower FET and short detection reference voltage. As a result, protector circuit operates and the output is turned off.



## Output pin-GND short

High current flows as follows:

The upper FET → GND

After the Vds of the upper FET and short detection reference voltage is compared. As a result, protector circuit operates and the output is turned off.



### **Output pin-Output pin short**

High current flows as follows: VM power supply→ the upper FET→ the lower FET→RNF resistor. When the voltage of RNF becomes high, the mode switches from Charge to Brake.

Therefore, the flow of the current is stopped and short state is not detected. After the Brake mode is over, the upper FET turns on again and high current flows, but brake is set immediately. Since such operation is repeated, short state is not detected.

Without use of current limit function (RNF-GND short), since the mode is not switched to brake with high current, short state is detected and the output is turned off by protector circuit.

### 2. Output short-circuit protection detect current

Short protector operates when abnormal current flows into the output transistor. However, please note that there is a temperature property in the detection current.

Ta = 25°C (typ), RNF-GND short (Reference value)

| Output FET     | LV8760T/LV8761V |
|----------------|-----------------|
| Upper-side FET | 5A              |
| Lower-side FET | 5A              |

Figure 27. Detection Current vs Temperature (Reference data)



#### 3. Short-circuit Protection Mode

There are 2 operation modes for short protector circuit: 1. [Latch-type] latches output off state. 2. [Auto reset-type] repeats on/ off of output. LV8760T includes Latch-type only. LV8761V includes selectable Latch-type and Auto reset-type.

|           | Control Pin        | Short-circuit Protection Mode |  |  |  |
|-----------|--------------------|-------------------------------|--|--|--|
| LV8760T   | _                  | Latch type (fix)              |  |  |  |
| 11/07041/ | EMM (36pin) = Low  | Latch type                    |  |  |  |
| LV8761V   | EMM (36pin) = High | Auto reset type               |  |  |  |

#### 4. Latch-type (LV8760T/LV8761V common)

The short-circuit protection circuit is activated when it detects the output short-circuit state. If the short-circuit state continues for the internally preset period ( $\approx 4 \mu s$ ), the protection circuit turns off the output from which the short-circuit state has been detected. Then it turns the output on again after a lapse of the timer latch time described later. If the short-circuit state is still detected, it changes all the outputs to the standby mode and retains the state. The latched state is released by setting the PS to L.



Figure 28. Short-circuit protection Latch-type timing chart

### 5. How to set the SCP pin constant (timer latch-up setting)

The user can set the time at which the outputs are turned off when a short-circuit occurs by connecting a capacitor across the SCP and GND pins. The value of the capacitor can be determined by the following formula:

Timer latch-up: Tscp Tscp  $\times$  C  $\times$  Vthscp/lscp [sec]

Vthscp: Comparator threshold voltage (1V typical)

Iscp: SCP charge current (5µA typical)

When a capacitor with a capacitance of 100pF is connected across the SCP and GND pins, for example, Tscp is calculated as follows:

Tscp =  $100pF \times 1V/5\mu A = 20\mu s$ 

#### 6. Auto Reset Type (LV8761V only)

In LV8761V, short circuit protection mode becomes Auto reset type at EMM = high.

The sequences up to the detection of an output short-circuit state are identical to those which are explained in Section 1, "Protection Function Operation (Latch Type).

After output is turned off on detection of an output short-circuit condition, the internal counter starts counting and repeats turning on and off the output as shown in the figure below.

This state continues until the over current state is eliminated.



Figure 29. Short-circuit protection Auto Reset type timing char

### 7. Unusual Condition Warning Output Pin: EMOT (LV8761V only)

The LV8761V is provided with the EMOT pin which notifies the CPU of an unusual condition if the protection circuit operates by detecting an abnormal condition of the IC. This pin is of the open-drain output type and requires a pull-up resistor when to be used.

The EMOT pin is placed in the ON state when one of the following conditions occurs.

- 1. Shorting-to-power or shorting-to-ground occurs at the output pin and the output short-circuit protection circuit is activated.
- 2. The IC junction temperature rises and the thermal protection circuit is activated.

The EMOT pin is set to the OFF state when the relevant protection operation is eliminated.



## **Charge Pump Circuit**

When the PS pin is set High, the charge pump circuit operates and the VG pin voltage is boosted from the VM voltage to the VM + REG5 voltage. If the VG pin voltage is not boosted sufficiently, the output cannot be controlled, so be sure to provide a wait time of tONG or more after setting the PS pin High before starting to drive the motor.

VM+REG5
VM+4V

VM
tONG

Figure 33. Charge Pump circuit timing char

VG voltage is used to drive upper output FET and REG5 voltage is used to drive lower output FET. Since VG voltage is equivalent to the addition of VM and REG5 voltage, VG capacitor should allow higher voltage.

The capacitor between CP1 and CP2 is used to boost charge pump. Since CP1 oscillates with 0V→REG5 and CP2 with VM→VM+REG5, make sure to allow enough capacitance between CP1 and CP2.

Since the capacitance is variable depends on motor types and driving methods, please check with your application before you define constant to avoid ripple on VG voltage.

(Recommended value) VG:  $0.1\mu F$  CP1-CP2:  $0.1\mu F$ 

Figure 34. Charge Pump Operation Oscillation frequency Vcc=5V,VM=24V PS=High CP1-CP2=0.1µF VG=0.1µF



Figure 35.Charge Pump Operation tONG
Vcc=5V,VM=24V
PS=High
CP1-CP2=0.1µF
VG=0.1µF



Figure 36.Startup time with different VG capacitor Vcc=5V,VM=24V PS=High CP1-CP2=0.1 $\mu$ F VG=0.1 $\mu$ F/0.22 $\mu$ F/1 $\mu$ F



### Thermal shutdown function

The thermal shutdown circuit is incorporated and the output is turned off when junction temperature Tj exceeds 180°C and the abnormal state warning output is turned on (The warning output function is only LV8761V). As the temperature falls by hysteresis, the output turned on again (automatic restoration). The thermal shutdown circuit does not guarantee the protection of the final product because it operates when the temperature exceed the junction temperature of Tjmax=150°C.

TSD = 
$$170^{\circ}$$
C (typ)  
 $\Delta$ TSD =  $40^{\circ}$ C (typ)

## **Application Circuit Example**

### 1. When you use the current limit function





```
Setting the current limit value
```

When 
$$V_{CC} = 5V$$
,  
 $V_{ref} = 1.5V$   
 $V_{ref} = 1.5V$   
 $V_{ref} = 1.5V$ 

Setting the current limit regeneration time and short-circuit detection time

$$Tscp \approx C \times Vthscp/Iscp$$
= 100pF × 1V/5 $\mu$ A
= 20 $\mu$ s

### 2. When you do not use the current limit function





Setting at short-circuit state detection time

 $\begin{aligned} Tscp &\approx C \times Vthscp/Iscp \\ &= 100pF \cdot 1V/5\mu A \end{aligned}$ 

= 20µs

\*Do the following processing when you do not use the current limit function.

- · It is short between RNF-GND.
- · The pin VREF is hung on suitable potential of VCC or lower.

## 3. Stepping motor drive application

<LV8760T>



Note: LV8761V is similar.

```
Setting the constant current value
```

When  $V_{CC} = 5V$ ,  $V_{ref} = 1.5V$   $I_{out} = V_{ref}/5/RNF$  $= 1.5V/5/0.22\Omega = 1.36A$ 

Setting at slow-decay time of constant current control and short-circuit detection time

Tscp 
$$\approx$$
 C  $\times$  Vthscp/Iscp  
= 100pF  $\times$  1V/5 $\mu$ A  
= 20 $\mu$ s

## 4. Input example of Stepping motor drive application

Full-step excitation control



Half-step excitation control



## Allowable power dissipation

The pad on the backside of the IC functions as heatsink by soldering with the board. Since the heat-sink characteristics vary depends on board type, wiring and soldering, please perform evaluation with your board for confirmation.

The following Pd-Ta chart is based on the measurement result using Sanyo's evaluation board and the ICs.

#### <LV8760T>



Substrate Specifications (Substrate recommended for operation of LV8760T)

Size : 90mm × 90mm × 1.6mm (two-layer substrate [2S0P])

Material : Glass epoxy

Copper wiring density : L1 = 95% / L2 = 95%



L1 : Copper wiring pattern diagram



L2: Copper wiring pattern diagram

<LV8761V>



Substrate Specifications (Substrate recommended for operation of LV8761T)

Size : 90mm × 90mm × 1.6mm (two-layer substrate [2S0P])

Material : Glass epoxy

Copper wiring density : L1 = 95% / L2 = 95%





L1: Copper wiring pattern diagram

L2: Copper wiring pattern diagram

#### Cautions (LV8760T/LV8761V common)

- 1) The data for the case with the Exposed Die-Pad substrate mounted shows the values when 90% or more of the Exposed Die-Pad is wet.
- 2) For the set design, employ the derating design with sufficient margin.
  - Stresses to be derated include the voltage, current, junction temperature, power loss, and mechanical stresses such as vibration, impact, and tension.

Accordingly, the design must ensure these stresses to be as low or small as possible.

The guideline for ordinary derating is shown below:

- (1)Maximum value 80% or lower for the voltage rating
- (2) Maximum value 80% or lower for the current rating
- (3) Maximum value 80% or lower for the temperature rating
- 3) After the set design, be sure to verify the design with the actual product.

Confirm the solder joint state and verify also the reliability of solder joint for the Exposed Die-Pad, etc. Any void or deterioration, if observed in the solder joint of these parts, causes deteriorated thermal conduction, possibly resulting in thermal destruction of IC.

## LV8760T's Allowable power dissipation in each PCB size (Reference value)



#### **PCB SIZE**

- (1) 90mm × 90mm × 1.6mm (two-layer substrate [2S0P] with backside mounting)
- (2) 70mm × 70mm × 1.6mm (two-layer substrate [2S0P] with backside mounting)
- (3) 60mm x 60mm x 1.6mm (two-layer substrate [2S0P] with backside mounting)
- (4) 40mm × 40mm × 1.6mm (two-layer substrate [2S0P] with backside mounting)

The above chart shows the relation between Pdmax and PCB size.

PCB (1) provides the reference value based on Sanyo's evaluation board of LV8760T. Above Pdmax values are obtained from the boards which are shrunk accordingly as stated above, where IC mounting position is the center. Pdmax may fluctuate depending on board layout.

## **Evaluation board**

## 1.Completed PCB with Devices



## 2.Bill of Materials for LV8760T and LV8761V Evaluation Board

| 2.Bill of Materials for LV8/601 |          |                                            | and LV8/61V Evaluation Board |           |                      |                                 |                          |                         |              |                       |
|---------------------------------|----------|--------------------------------------------|------------------------------|-----------|----------------------|---------------------------------|--------------------------|-------------------------|--------------|-----------------------|
| Designator                      | Quantity | Description                                | Value                        | Tolerance | Footprint            | Manufacturer                    | Manufacturer Part Number | Substitution<br>Allowed | Lead<br>Free | Adjustment<br>product |
| C1 1                            | 1        | Capacitor<br>for Charge<br>pump            | 0.1µF,<br>50V                | ±10%      |                      | TDK                             | FK28X7R1H104K            | Yes                     | Yes          | LV8760T               |
|                                 | 1        |                                            | 0.1μF,<br>100V               | ±10%      |                      | Murata                          | GRM188R72A104KA35*       | Yes                     | Yes          | LV8761V               |
| C2                              | 1        | Capacitor<br>for Charge<br>pump            | 0.1µF,<br>50V                | ±10%      |                      | TDK                             | FK28X7R1H104K            | Yes                     | Yes          | LV8760T               |
|                                 | 1        |                                            | 0.1µF,<br>100V               | ±10%      |                      | Murata                          | GRM188R72A104KA35*       | Yes                     | Yes          | LV8761V               |
| C3                              | 1        | REG5-out<br>stabilization<br>Capacitor     | 0.1μF,<br>50V                | ±10%      |                      | TDK                             | FK28X7R1H104K            | Yes                     | Yes          | LV8760T               |
|                                 | 1        |                                            | 0.1µF,<br>100V               | ±10%      |                      | Murata                          | GRM188R72A104KA35*       | Yes                     | Yes          | LV8761V               |
| C4 1                            | 1        | VREF stabilization Capacitor               | 0.1μF,<br>50V                | ±10%      |                      | TDK                             | FK28X7R1H104K            | Yes                     | Yes          | LV8760T               |
|                                 | 1        |                                            | 0.1µF,<br>100V               | ±10%      |                      | Murata                          | GRM188R72A104KA35*       | Yes                     | Yes          | LV8761V               |
| C5                              | 1        | Capacitor to set                           | 100pF,<br>50V                | ±5%       |                      | TDK                             | FK28COG1H101J            | Yes                     | Yes          | LV8760T               |
|                                 | 1        | SCP timer                                  | 100pF,<br>50V                | ±5%       |                      | Murata                          | GRM1882C1H101JA01*       | Yes                     | Yes          | LV8761V               |
| C6 -                            | 1        | VCC Bypass<br>Capacitor                    | 0.1μF,<br>50V                | ±10%      |                      | TDK                             | FK28X7R1H104K            | Yes                     | Yes          | LV8760T               |
|                                 | 1        |                                            | 0.1µF,<br>100V               | ±10%      |                      | Murata                          | GRM188R72A104KA35*       | Yes                     | Yes          | LV8761V               |
| <b>C</b> 7                      | 1        | VM Bypass<br>Capacitor                     | 10μF,<br>50V                 | ±20%      |                      | SUN<br>Electronic<br>Industries | 50ME10HC                 | Yes                     | Yes          | LV8760T<br>LV8761V    |
| R1                              | 1        | Output<br>current<br>detective<br>Resistor | 0.22Ω,<br>2W                 | ±5%       |                      | JAPAN<br>RESISTOR<br>MFG        | KNP2WR22J/R0             | Yes                     | Yes          | LV8760T               |
|                                 | 1        |                                            | 0.22Ω,<br>1W                 | ±5%       |                      | ROHM                            | MCR100JZHJLR22           | Yes                     | Yes          | LV8761V               |
| R2                              | 1        | Pull-up<br>Resistor<br>for pin<br>EMOT     | 47kΩ,<br>1/10W               | ±5%       |                      | KOA                             | RK73B1JT**473J           | Yes                     | Yes          | LV8761V               |
| IC1 _                           | 1        | Motor Driver                               |                              |           | TSSOP20<br>J(225mil) | SANYO<br>semiconductor          | LV8760T                  | No                      | Yes          | LV8760T               |
|                                 | 1        |                                            |                              |           | SSOP36J<br>(275mil)  |                                 | LV8761V                  | No                      | Yes          | LV8761V               |
| SW1-<br>SW3<br>SW1-             | 3        | Switch                                     |                              |           |                      | MIYAMA<br>ELECTRIC              | MS-621C-A01              | Yes                     | Yes          | LV8760T               |
| SW4<br>TP1-TP13                 | 13       |                                            |                              |           |                      |                                 | ST-1-3                   | Yes                     | Yes          | LV8761V<br>LV8760T    |
| TP1-TP15                        | 15       | Test Point                                 |                              |           |                      | MAC8                            |                          |                         |              | LV8761V               |

#### 3.Evaluation board circuit

#### <LV8760T>



### <LV8761V>



#### 4. Evaluation Board Manual

[Supply Voltage] VM (9 to 35V): Motor Power Supply

VCC (3 to 5.5V): Control Power Supply

VREF (0 to VCC-1.8V): Current Limit Control Reference Voltage

[Toggle Switch State] Upper Side: High (VCC)

Middle: Open, enable to external logic input

Lower Side: Low (GND)

## [Operation Guide]

- 1. **Initial Condition Setting:** Set "Open or Low" all switches.
- 2. Motor Connection: Connect the Motor between OUTA and OUTB.
- 3. Power Supply: Supply DC voltage to VM, VCC and VREF.
- 4. Ready for Operation from Standby State: Turn "High" the PS pin toggle switch.
- 5. Motor Operation: Set IN1, IN2 and EMM (at LV8761V) pins according to the purpose (See LV8760T or LV8761V's logic table).

## [Setting for External Component Value]

1. Current limit value

At VREF = 1.5V

Ilimit = VREF [V]/5/R1 [ohm]

= 1.5 [V] / 5 / 0.22 [ohm]

= 1.36 [A]

2. Current limit regeneration time and short-circuit detection time

Tscp 
$$\approx$$
 C5 [pF]× Vthscp[V]/Iscp[ $\mu$ A]

 $= 100[pF] \times 1[V]/5[\mu A]$ 

 $= 20[\mu s]$ 

#### 5. Evaluation board waveform (DC motor drive)



Figure 38. Forward ↔ Brake DC\_motor load,PS=High,IN1=High Vcc=VREF=5V, VM=24V, RNF=GND



## **Cautions for layout:**

### Power supply connection pin [VM,VCC]

- ✓ VCC is a control power supply, and VM is a motor power supply.
- ✓ Make sure that supply voltage does not exceed the absolute MAX ratings under no circumstance. Noncompliance can be the cause of IC destruction and degradation.
- ✓ Caution is required for VM supply voltage because this IC performs switching.
- ✓ The bypass capacitor of the VM power supply should be close to the IC as much as possible to stabilize voltage. Also if you intend to use high current or back EMF is high, please augment enough capacitance.

## ●GND pin 【GND, PGND, RNF-resistor GND line, exposed die pad】

- ✓ High current flows into the PGND and GND side of RNF resistor; therefore, connect PGND and RNF GND independently.
- ✓ On the other hand, since PGND and GND are connected through silicon board, if the line of PGND is too long, difference of electric potential occurs between PGND and GND which creates gradient to the GND electric potential within the IC board. This can be the cause of the IC malfunction. Hence make sure to connect PGND and RNF GND independently so that the pins do not share the common impedance with GND. And GND, PGND, and RNF should be single-point grounded to the low impedance GND area near the IC. Also the capacitor between VM and GND should be connected adjacent to the IC.
- ✓ The exposed die-pad is connected to the board frame of the IC. Therefore, do not connect it other than GND. Independent layout is preferable. If such layout is not feasible, please connect it to signal GND. Or if the area of GND and PGND is larger, you may connect the exposed die pad to the GND. (The independent connection of exposed die pad to PGND is not recommended.)

#### Internal power supply regulator pin 【REG5】

- ✓ REG5 is a reference supply of the charge pump circuit and the power supply to drive output FET (typ 5V).
- ✓ When VM supply is powered and PS is "High", REG5 operates.
- ✓ Please connect capacitor for stabilize REG5. The recommendation value is 0.1uF.
- ✓ Since the voltage of REG5 fluctuates (±10%), do not use it as reference voltage that requires accuracy.

#### ●Input pin

- $\checkmark$  The logic input pin incorporates pull-down resistor (100kΩ).
- ✓ When you set input pin to low voltage, please short it to GND because the input pin is vulnerable to noise.
- ✓ The input is TTL level (H: 2V or higher, L: 0.8V or lower).
- ✓ VREF pin is high impedance.

## ●OUT pin【OUTA, OUTB】

- ✓ During chopping operation, the output voltage becomes equivalent to VM voltage, which can be the cause of noise. Caution is required for the pattern layout of output pin.
- ✓ The layout should be low impedance because driving current of motor flows into the output pin.
- ✓ Output voltage may boost due to back EMF. Make sure that the voltage does not exceed the absolute MAX ratings under no circumstance. Noncompliance can be the cause of IC destruction and degradation.

## Current sense resistor connection pin [RNF]

- ✓ To perform current limit control, please connect resistor to RNF pin.
- ✓ To perform saturation drive (without current limit control), please connect RNF pin to GND, and connect VREF pin to VCC.
- ✓ If RF pin is open, then short protector circuit operates. Therefore, please connect it to resistor or GND.
- ✓ The motor current flows into RF GND line. Therefore, please connect it to common GND line and low impedance line.

#### ●NC pin

- NC pin is not connected to the IC.
- ✓ If VM line and output line are wide enough in your layout, please use NC.

- Any and all SANYO Semiconductor Co.,Ltd. products described or contained herein are, with regard to "standard application", intended for the use as general electronics equipment (home appliances, AV equipment, communication device, office equipment, industrial equipment etc.). The products mentioned herein shall not be intended for use for any "special application" (medical equipment whose purpose is to sustain life, aerospace instrument, nuclear control device, burning appliances, transportation machine, traffic signal system, safety equipment etc.) that shall require extremely high level of reliability and can directly threaten human lives in case of failure or malfunction of the product or may cause harm to human bodies, nor shall they grant any guarantee thereof. If you should intend to use our products for applications outside the standard applications of our customer who is considering such use and/or outside the scope of our intended standard applications, please consult with us prior to the intended use. If there is no consultation or inquiry before the intended use, our customer shall be solely responsible for the use.
- Specifications of any and all SANYO Semiconductor Co.,Ltd. products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- SANYO Semiconductor Co.,Ltd. assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO Semiconductor Co.,Ltd. products described or contained herein.
- SANYO Semiconductor Co.,Ltd. strives to supply high-quality high-reliability products, however, any and all semiconductor products fail or malfunction with some probability. It is possible that these probabilistic failures or malfunction could give rise to accidents or events that could endanger human lives, trouble that could give rise to smoke or fire, or accidents that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO Semiconductor Co.,Ltd. products described or contained herein are controlled under any of applicable local export control laws and regulations, such products may require the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written consent of SANYO Semiconductor Co.,Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO Semiconductor Co.,Ltd. product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production.
- Upon using the technical information or products described herein, neither warranty nor license shall be granted with regard to intellectual property rights or any other rights of SANYO Semiconductor Co.,Ltd. or any third party. SANYO Semiconductor Co.,Ltd. shall not be liable for any claim or suits with regard to a third party's intellectual property rights which has resulted from the use of the technical information and products mentioned above.

This catalog provides information as of June, 2011. Specifications and information herein are subject to change without notice.